TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> CDCVF2509A
CDCVF2509A技术文档下载:
CDCVF2509A技术文档产品手册下载
CDCVF2509A - 产品图解:
CDCVF2509A-具有断电模式的 3.3V 锁相环时钟驱动器
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - CDCVF2509A介绍
CDCVF2509A - 具有断电模式的 3.3V 锁相环时钟驱动器

CDCVF2509A是TI公司的一款SDR产品,CDCVF2509A是具有断电模式的 3.3V 锁相环时钟驱动器,本页介绍了CDCVF2509A的产品说明、应用、特性等,并给出了与CDCVF2509A相关的TI元器件型号供参考。

CDCVF2509A - 具有断电模式的 3.3V 锁相环时钟驱动器 - SDR - 存储器接口时钟和寄存器 - TI公司(Texas Instruments,德州仪器)

产品描述

The CDCVF2509A is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDCVF2509A operates at a 3.3-V VCC. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state. The device automatically goes into power-down mode when no input signal (< 1 MHz) is applied to CLK; the outputs go into a low state.

Unlike many products containing PLLs, the CDCVF2509A does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

For application information, see application reports High Speed Distribution Design Techniques for CDC509/516/2509/2510/2516 (SLMA003) and Using CDC2509A/2510A PLL with Spread Spectrum Clocking (SSC) (SCAA039).

The CDCVF2509A is characterized for operation from 0°C to 85°C.

Because it is based on PLL circuitry, the CDCVF2509A requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback signals. The PLL can be bypassed by strapping AVCC to ground to use as a simple clock buffer.

产品特性

  • Designed to Meet and Exceed PC133 SDRAM Registered DIMM Specification Rev. 1.1
  • Spread Spectrum Clock Compatible
  • Operating Frequency 20 MHz to 175 MHz
  • Static Phase Error Distribution at 66 MHz to 166 MHz Is ±125 ps
  • Jitter (cyc - cyc) at 60 MHz to 175 MHz Is Typ = 65 ps
  • Advanced Deep Submicron Process Results in More Than 40% Lower Power Consumption Versus Current Generation PC133 Devices
  • Auto Frequency Detection to Disable Device (Power-Down Mode)
  • Available in Plastic 24-Pin TSSOP
  • Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications
  • Distributes One Clock Input to One Bank of Five and One Bank of Four Outputs
  • Separate Output Enable for Each Output Bank
  • External Feedback (FBIN) Terminal Is Used to Synchronize the Outputs to the Clock Input
  • 25- On-Chip Series Damping Resistors
  • No External RC Network Required
  • Operates at 3.3 V
  • APPLICATIONS
    • DRAM Applications
    • PLL Based Clock Distributors
    • Non-PLL Clock Buffer

下面可能是您感兴趣的TI公司SDR元器件
  • LP3990 - 用于数字应用的 150mA 线性电压稳压器
  • MAX3223E - 具有 +/-15kV ESD 保护的 3V 至 5V 多通道 RS-232 线路驱动器/接收器
  • TPS61092 - 采用 QFN-16 封装且静态电流为 20uA、输出为 5V 500mA 的 96% 效率升压转换器
  • TPS3707-25 - 具有电源故障检测功能的处理器监控电路
  • SN74VMEH22501A - 具有三态输出的 8 位通用总线收发器和两个 1 位总线收发器
  • SN74LVC2G74-Q1 - 汽车类具有清零和预设功能的单路上升沿 D 类触发器
  • SN74ACT3632 - 512 x 36 x 2 双向同步 FIFO 存储器
  • LM385B-1.2 - 微功耗电压参考
  • ADS6442 - 具有串行 LVDS 输出的四路 14 位 65MSPS ADC
  • TPD4E001-Q1 - 用于高速数据接口的汽车低电容四通道 +/-15 kV ESD 保护阵列
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购