TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> LMK04033
LMK04033技术文档下载:
LMK04033技术文档产品手册下载
LMK04033 - 产品图解:
LMK04033-具有级联 PLL 的低噪声时钟抖动清洁器
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - LMK04033介绍
LMK04033 - 具有级联 PLL 的低噪声时钟抖动清洁器

LMK04033是TI公司的一款双/级联PLL产品,LMK04033是具有级联 PLL 的低噪声时钟抖动清洁器,本页介绍了LMK04033的产品说明、应用、特性等,并给出了与LMK04033相关的TI元器件型号供参考。

LMK04033 - 具有级联 PLL 的低噪声时钟抖动清洁器 - 双/级联PLL - 时钟抖动消除器 - TI公司(Texas Instruments,德州仪器)

产品描述

The LMK04000 family of precision clock conditioners provides low-noise jitter cleaning, clock multiplication and distribution without the need for high-performance voltage controlled crystal oscillators (VCXO) module. Using a cascaded PLLatinum architecture combined with an external crystal and varactor diode, the LMK04000 family provides sub-200 femtosecond (fs) root mean square (RMS) jitter performance.

The cascaded architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides a low-noise jitter cleaner function while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or use the integrated crystal oscillator with an external crystal and a varactor diode. When used with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or crystal used in PLL1.

The LMK04000 family features dual redundant inputs, five differential outputs, and an optional default-clock upon power up. The input block is equipped with loss of signal detection and automatic or manual selection of the reference clock. Each clock output consists of a programmable divider, a phase synchronization circuit, a programmable delay, and an LVDS, LVPECL, or LVCMOS output buffer. The default startup clock is available on CLKout2 and it can be used to provide an initial clock for the field-programmable gate array (FPGA) or microcontroller that programs the jitter cleaner during the system power up sequence.

产品特性

  • Cascaded PLLatinum PLL Architecture
  • PLL1
  • Phase detector rate of up to 40 MHz
  • Integrated Low-Noise Crystal Oscillator Circuit
  • Dual redundant input reference clock with LOS
  • PLL2
  • Normalized [1 Hz] PLL noise floor of -224 dBc/Hz
  • Phase detector rate up to 100 MHz
  • Input frequency-doubler
  • Integrated Low-Noise VCO
  • Ultra-Low RMS Jitter Performance
  • 150 fs RMS jitter (12 kHz – 20 MHz)
  • 200 fs RMS jitter (100 Hz – 20 MHz)
  • LVPECL/2VPECL, LVDS, and LVCMOS outputs
  • Support clock rates up to 1080 MHz
  • Default Clock Output (CLKout2) at power up
  • Five dedicated channel divider and delay blocks
  • Pin compatible family of clocking devices
  • Industrial Temperature Range: -40 to 85 °C
  • 3.15 V to 3.45 V operation
  • Package: 48 pin LLP (7.0 x 7.0 x 0.8 mm)
  • Target Applications

  • Data Converter Clocking
  • Wireless Infrastructure
  • Networking, SONET/SDH, DSLAM
  • Medical
  • Military / Aerospace
  • Test and Measurement
  • Video
  • 下面可能是您感兴趣的TI公司双/级联PLL元器件
  • SN74LS273 - 具有清零功能的八路 D 类触发器
  • LM5100C - 1A 高电压高侧和低侧闸极驱动器
  • CD54HC283 - 具有快速进位的高速 CMOS 逻辑 4 位二进制全加法器
  • TPS8268150 - 高效率 MicroSiP? 降压转换器
  • SN54ALS151 - 8 选 1 数据选择器/多路复用器
  • CD74HC533 - 具有三态输出的高速 CMOS 逻辑八路反向透明锁存器
  • TPS65581 - 具有 Eco-mode 的 4.5V 至 18V 输入、1.5A/2A/1.5A 三路同步降压转换器
  • TPA2025D1 - 具有自适应升压 (DC/DC) 转换器的 2W 恒定输出 D 类音频放大器
  • LM3433 - 具有高频明暗调节的常见阳极高亮度 LED 驱动器
  • PCM4204 - 118dB SNR 4 通道音频 ADC
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购