TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> SN54ACT8990
SN54ACT8990技术文档下载:
SN54ACT8990技术文档产品手册下载
SN54ACT8990 - 产品图解:
http://www.ti.com/cn/lit/gpn/sn54act8990
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - SN54ACT8990介绍
SN54ACT8990 - 测试总线控制器

SN54ACT8990是TI公司的一款边界扫描(JTAG)逻辑产品,SN54ACT8990是测试总线控制器,本页介绍了SN54ACT8990的产品说明、应用、特性等,并给出了与SN54ACT8990相关的TI元器件型号供参考。

SN54ACT8990 - 测试总线控制器 - 边界扫描(JTAG)逻辑 - 特殊逻辑 - TI公司(Texas Instruments,德州仪器)

产品描述

The 'ACT8990 test-bus controllers (TBC) are members of the Texas Instruments SCOPETM testability integrated-circuit family. This family of components supports IEEE Standard 1149.1-1990 (JTAG) boundary scan to facilitate testing of complex circuit-board assemblies. The 'ACT8990 differ from other SCOPETM integrated circuits. Their function is to control the JTAG serial-test bus rather than being target boundary-scannable devices.

The required signals of the JTAG serial-test bus - test clock (TCK), test mode select (TMS), test data input (TDI), and test data output (TDO) can be connected from the TBC to a target device without additional logic. This is done as a chain of IEEE Standard 1149.1-1990 boundary-scannable components that share the same serial-test bus. The TBC generates TMS and TDI signals for its target(s), receives TDO signals from its target(s), and buffers its test clock input (TCKI) to a test clock output (TCKO) for distribution to its target(s). The TMS, TDI, and TDO signals can be connected to a target directly or via a pipeline, with a retiming delay of up to 31 bits. Since the TBC can be configured to generate up to six separate TMS signals [TMS (5-0)], it can be used to control up to six target scan paths that are connected in parallel (i.e., sharing common TCK, TDI, and TDO signals).

While most operations of the TBC are synchronous to TCKI, a test-off (TOFF\) input is provided for output control of the target interface, and a test-reset (TRST\) input is provided for hardware/software reset of the TBC. In addition, four event [EVENT (3-0)] I/Os are provided for asynchronous communication to target device(s). Each event has its own event generation/detection logic, and detected events can be counted by two 16-bit counters.

The TBC operates under the control of a host microprocessor/microcontroller via the 5-bit address bus [ADRS (4-0)] and the 16-bit read/write data bus [DATA (15-0)]. Read (RD\) and write (WR\) strobes are implemented such that the critical host-interface timing is independent of the TCKI period. Any one of 24 registers can be addressed for read and/or write operations. In addition to control and status registers, the TBC contains two command registers, a read buffer, and a write buffer. Status of the TBC is transmitted to the host via ready (RDY\) and interrupt (INT\) outputs.

Major commands can be issued by the host to cause the TBC to generate the TMS sequences necessary to move the target(s) from any stable test-access-port (TAP) controller state to any other stable TAP state, to execute instructions in the Run-Test/Idle TAP state, or to scan instruction or test data through the target(s). A 32-bit counter can be preset to allow a predetermined number of execution or scan operations.

Serial data that appears at the selected TDI input (TDI1 or TDI0) is transferred into the read buffer, which can be read by the host to obtain up to 16 bits of the serial-data stream. Serial data that is transmitted from the TDO output is written by the host to the write buffer.

The SN54ACT8990 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ACT8990 is characterized for operation from 0°C to 70°C.

NC - No internal connection

产品特性

  • Members of the Texas Instruments SCOPETM Family of Testability Products
  • Compatible With the IEEE Standard 1149.1-1990 (JTAG) Test Access Port and Boundary-Scan Architecture
  • Control Operation of Up to Six Parallel Target Scan Paths
  • Accommodate Pipeline Delay to Target of Up to 31 Clock Cycles
  • Scan Data Up to 232 Clock Cycles
  • Execute Instructions for Up to 232 Clock Cycles
  • Each Device Includes Four Bidirectional Event Pins for Additional Test Capability
  • Inputs Are TTL-Voltage Compatible
  • EPICTM (Enhanced-Performance Implanted CMOS) 1-m Process
  • Packaged in 44-Pin Plastic Leaded Chip Carrier (FN), 68-Pin Ceramic Pin Grid Array (GB), and 68-Pin Ceramic Quad Flat Packages (HV)

    SCOPE and EPIC are trademarks of Texas Instruments Incorporated.

下面可能是您感兴趣的TI公司边界扫描(JTAG)逻辑元器件
  • AMC1304M05 - 具有 LDO 稳压器的增强隔离型 Δ-Σ 调制器
  • ADS62P24 - 具有可选 DDR LVDS 或 CMOS 输出的双路 12 位 105MSPS ADC
  • BQ24035 - 具有动态电源路径管理、6V 输出切断和电池稳压电压 4.2V 的充电器
  • TPS3103K33 - 超低电源电流/电源电压监控电路
  • CD54HC165 - 高速 CMOS 逻辑 8 位并行输入/串行输出移位寄存器
  • TL431 - 可调节精密并联稳压器
  • LP5952 - 350mA 双路轨线性稳压器
  • SN74LVC138A - 3 线路至 8 线路解码器/多路解复用器
  • SN55114 - 双路差动线路驱动器
  • REF5045A-Q1 - 汽车类低噪声、极低漂移、高精度电压基准
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购