TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> SN54AS869
SN54AS869技术文档下载:
SN54AS869技术文档产品手册下载
SN54AS869 - 产品图解:
SN54AS869-同步 8 位加/减计数器
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - SN54AS869介绍
SN54AS869 - 同步 8 位加/减计数器

SN54AS869是TI公司的一款计数器/算术/奇偶校验功能产品,SN54AS869是同步 8 位加/减计数器,本页介绍了SN54AS869的产品说明、应用、特性等,并给出了与SN54AS869相关的TI元器件型号供参考。

SN54AS869 - 同步 8 位加/减计数器 - 计数器/算术/奇偶校验功能 - 特殊逻辑 - TI公司(Texas Instruments,德州仪器)

产品描述

These synchronous, presettable, 8-bit up/down counters feature internal-carry look-ahead circuitry for cascading in high-speed counting applications. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincidentally with each other when so instructed by the count-enable (,) inputs and internal gating. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the eight flip-flops on the rising (positive-going) edge of the clock waveform.

These counters are fully programmable; they may be preset to any number between 0 and 255. The load-input circuitry allows parallel loading of the cascaded counters. Because loading is synchronous, selecting the load mode disables the counter and causes the outputs to agree with the data inputs after the next clock pulse.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Two count-enable (and ) inputs and a ripple-carry () output are instrumental in accomplishing this function. Both and must be low to count. The direction of the count is determined by the levels of the select (S0, S1) inputs as shown in the function table. is fed forward to enable . thus enabled produces a low-level pulse while the count is zero (all outputs low) counting down or 255 counting up (all outputs high). This low-level overflow-carry pulse can be used to enable successive cascaded stages. Transitions at and are allowed regardless of the level of CLK. All inputs are diode clamped to minimize transmission-line effects, thereby simplifying system design.

These counters feature a fully independent clock circuit. With the exception of the asynchronous clear on the SN74ALS867A and ´AS867, changes at S0 and S1 that modify the operating mode have no effect on the Q outputs until clocking occurs. For the ´AS867 and ´AS869, any time ENP\ and/or ENT\ is taken high, either goes or remains high. For the SN74ALS867A and SN74ALS869, any time is taken high, either goes or remains high. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.

The SN54AS867 and SN54AS869 are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS867A, SN74ALS869, SN74AS867, and SN74AS869 are characterized for operation from 0°C to 70°C.

产品特性

  • Fully Programmable With Synchronous Counting and Loading
  • SN74ALS867A and ´AS867 Have Asynchronous Clear; SN74ALS869 and ´AS869 Have Synchronous Clear
  • Fully Independent Clock Circuit Simplifies Use
  • Ripple-Carry Output for n-Bit Cascading
  • Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs

下面可能是您感兴趣的TI公司计数器/算术/奇偶校验功能元器件
  • TPS65273V - 降压控制器
  • UC1843A-DIE - 电流模式 PWM 控制器,UC1843A-DIE
  • SN65HVD3085E - 低功率半双工 RS-485 收发器
  • SN54HC373 - 具有三态输出的八路 D 类透明锁存器
  • DS96F172MQML - EIA-485/EIA-422 Quad Differential Drivers
  • TPS61087-Q1 - DC/DC开关稳压器
  • CSD87381P - 同步降压 NexFETTM 电源块,CSD87381P
  • CD74HC4046A - 带 VCO 的高速 CMOS 逻辑锁相环
  • CD74HC238 - 高速 CMOS 逻辑 3 至 8 线路解码器多路解复用器(反向和同向)
  • TPS70848 - 具有 SVS 和独立启用的双路输出 LDO
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购