TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> SN74LVTH18502A
SN74LVTH18502A技术文档下载:
SN74LVTH18502A技术文档产品手册下载
SN74LVTH18502A - 产品图解:
SN74LVTH18502A-具有 18 位通用总线收发器的 3.3V ABT 扫描测试设备
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - SN74LVTH18502A介绍
SN74LVTH18502A - 具有 18 位通用总线收发器的 3.3V ABT 扫描测试设备

SN74LVTH18502A是TI公司的一款边界扫描(JTAG)逻辑产品,SN74LVTH18502A是具有 18 位通用总线收发器的 3.3V ABT 扫描测试设备,本页介绍了SN74LVTH18502A的产品说明、应用、特性等,并给出了与SN74LVTH18502A相关的TI元器件型号供参考。

SN74LVTH18502A - 具有 18 位通用总线收发器的 3.3V ABT 扫描测试设备 - 边界扫描(JTAG)逻辑 - 特殊逻辑 - TI公司(Texas Instruments,德州仪器)

产品描述

The ’LVTH18502A and ’LVTH182502A scan test devices with 18-bit universal bus transceivers are members of the Texas Instruments SCOPE™ testability integrated-circuit family. This family of devices supports IEEE Standard 1149.1-1990 boundary scan to facilitate testing of complex circuit-board assemblies. Scan access to the test circuitry is accomplished via the 4-wire test access port (TAP) interface.

Additionally, these devices are designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment.

In the normal mode, these devices are 18-bit universal bus transceivers, that combine with D-type latches and D-type flip-flops, they allow data to flow in the transparent, latched, or clocked modes. Another use is as two 9-bit transceivers or one 18-bit transceiver. The test circuitry can be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the boundary-test cells. Activating the TAP in the normal mode does not affect the functional operation of the SCOPE universal bus transceivers.

Data flow in each direction is controlled by output-enable (OEAB\ and OEBA\), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A-bus data is latched while CLKAB is held at a static low or high logic level. Otherwise, if LEAB is low, A-bus data is stored on a low-to-high transition of CLKAB. When OEAB\ is low, the B outputs are active. When OEAB\ is high, the B outputs are in the high-impedance state. B-to-A data flow is similar to A-to-B data flow, but uses the OEBA\, LEBA, and CLKBA inputs.

In the test mode, the normal operation of the SCOPE universal bus transceivers is inhibited, and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs boundary-scan test operations according to the protocol described in IEEE Standard 1149.1-1990.

Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI), test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry performs other testing functions such as parallel-signature analysis (PSA) on data inputs and pseudorandom pattern generation (PRPG) from data outputs. All testing and scan operations are synchronized to the TAP interface.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The B-port outputs of ’LVTH182502A, which are designed to source or sink up to 12 mA, include 25- series resistors to reduce overshoot and undershoot.

The SN54LVTH18502A and SN54LVTH182502A are characterized for operation over the full military temperature range of –55°C to 125°C. The SN74LVTH18502A and SN74LVTH182502A are characterized for operation from –40°C to 85°C.

产品特性

  • Members of the Texas Instruments SCOPE™ Family of Testability Products
  • Members of the Texas Instruments Widebus™ Family
  • State-of-the-Art 3.3-V ABT Design Supports Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)
  • Support Unregulated Battery Operation Down to 2.7 V
  • UBT™ (Universal Bus Transceiver) Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Mode
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup Resistors
  • B-Port Outputs of ’LVTH182502A Devices Have Equivalent 25- Series Resistors, So No External Resistors Are Required
  • Compatible With the IEEE Standard 1149.1-1990 (JTAG) Test Access Port and Boundary-Scan Architecture
  • SCOPE™ Instruction Set - IEEE Standard 1149.1-1990 Required Instructions and Optional CLAMP and HIGHZ - Parallel-Signature Analysis at Inputs - Pseudorandom Pattern Generation From Outputs - Sample Inputs/Toggle Outputs - Binary Count From Outputs - Device Identification - Even-Parity Opcodes
  • Packaged in 64-Pin Plastic Thin Quad Flat (PM) Packages Using 0.5-mm Center-to-Center Spacings and 68-Pin Ceramic Quad Flat (HV) Packages Using 25-mil Center-to-Center Spacings

SCOPE, Widebus, and UBT are trademarks of Texas Instruments.

下面可能是您感兴趣的TI公司边界扫描(JTAG)逻辑元器件
  • TPS40192 - 具有电源状态良好指示的 4.5V 至 18V 输入、低引脚数同步降压控制器
  • CD54HCT574 - 具有三态输出的高速 CMOS 逻辑八路上升沿 D 类触发器
  • CSD18502KCS - 40V,N 通道 NexFET? 功率 MOSFET
  • MSP430FG438 - 16 位超低功耗 MCU,具有 48KB 闪存、2KB RAM、12 位 ADC、双 DAC、DMA、3 个 OPAMP 和 128 段 LCD
  • MSP430F6779A - MSP430F677xA、MSP430F676xA 、MSP430F674xA 混合信号微控制器
  • TLV809I50 - 3 引脚电源监控器
  • DAC3282 - 双路 16 位 625MSPS 通信 DAC
  • PTN78060H - 3 A、宽输入、非隔离、宽输出调节模块
  • LM3699 - LM3699 High-Efficiency White LED Driver
  • CD54HC163 - 具有同步复位的高速 CMOS 逻辑 4 位二进制计数器
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购