TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> SN74SSQEA32882
SN74SSQEA32882技术文档下载:
SN74SSQEA32882技术文档产品手册下载
SN74SSQEA32882 - 产品图解:
http://www.ti.com/cn/lit/gpn/sn74ssqea32882
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - SN74SSQEA32882介绍
SN74SSQEA32882 - SSQEA32882 DDR3 寄存器

SN74SSQEA32882是TI公司的一款DDR3寄存器产品,SN74SSQEA32882是SSQEA32882 DDR3 寄存器,本页介绍了SN74SSQEA32882的产品说明、应用、特性等,并给出了与SN74SSQEA32882相关的TI元器件型号供参考。

SN74SSQEA32882 - SSQEA32882 DDR3 寄存器 - DDR3寄存器 - 存储器接口时钟和寄存器 - TI公司(Texas Instruments,德州仪器)

产品描述

This JEDEC SSTE32882-compliant, 28-bit 1:2 or 26-bit 1:2 and 4-bit 1:1 registering clock driver with parity is designed for operation on DDR3 registered DIMMs with VDD of 1.5 V and on DDR3L registered DIMMs with VDD of 1.35 V.

All inputs are 1.5 V and 1.35 V CMOS compatible. All outputs are CMOS drivers optimized to drive DRAM signals on terminated traces in DDR3 RDIMM applications. The clock outputs Yn and Yn and control net outputs DxCKEn, DxCSn and DxODTn can be driven with a different strength and skew to optimize signal integrity, compensate for different loading and equalize signal travel speed.

The SN74SSQEA32882 has two basic modes of operation associated with the Quad Chip Select Enable (QCSEN) input. When the QCSEN input pin is open (or pulled high), the component has two chip select inputs, DCS0 and DCS1, and two copies of each chip select output, QACS0, QACS1, QBCS0 and QBCS1. This is the "QuadCS disabled" mode. When the QCSEN input pin is pulled low, the component has four chip select inputs DCS[3:0], and four chip select outputs, QCS[3:0]. This is the "QuadCS enabled" mode. Through the remainder of this specification, DCS[n:0] will indicate all of the chip select inputs, where n=1 for QuadCS disabled, and n=3 for QuadCS enabled. QxCS[n:0] will indicate all of the chip select outputs.

The device also supports a mode where a single device can be mounted on the back side of a DIMM. If MIRROR=HIGH, Input Bus Termination (IBT) has to stay enabled for all input signals in this case.

The SN74SSQEA32882 operates from a differential clock (CK and CK). Data are registered at the crossing of CK going HIGH, and CK going LOW. This data could be either re-driven to the outputs or it could be used to access device internal control registers.

The input bus data integrity is protected by a parity function. All address and command input signals are added up and the last bit of the sum is compared to the parity signal delivered by the system at the input PAR_IN one clock cycle later. If they do not match the device pulls the open drain output ERROUT LOW. The control signals (DCKE0, DCKE1, DODT0, DODT1, DCS[n:0]) are not part of this computation.

The SN74SSQEA32882 implements different power saving mechanisms to reduce thermal power dissipation and to support system power down states. By disabling unused outputs the power consumption is further reduced.

The package is optimized to support high density DIMMs. By aligning input and output positions towards DIMM finger signal ordering and SDRAM ballout the device de-scrambles the DIMM traces allowing low cross talk design with low interconnect latency.

Edge controlled outputs reduce ringing and improve signal eye opening at the SDRAM inputs.

产品特性

  • JEDEC SSTE32882 Compliant
  • 1-to-2 Register Outputs and 1-to-4 Clock Pair Outputs Support Stacked DDR3 RDIMMs
  • CKE Powerdown Mode for Optimized System Power Consumption
  • 1.5V/1.35V Phase Lock Loop Clock Driver for Buffering One Differential Clock Pair (CK and CK) and Distributing to Four Differential Outputs
  • 1.5V/1.35V CMOS Inputs
  • Checks Parity on Command and Address (CS-Gated) Data Inputs
  • Configurable Driver Strength
  • Uses Internal Feedback Loop
  • APPLICATIONS
    • DDR3 Registered DIMMs up to DDR3-1600
    • DDR3L Registered DIMMs up to DDR3L-1333
    • Single-, Dual- and Quad-Rank RDIMM

下面可能是您感兴趣的TI公司DDR3寄存器元器件
  • MSP430F67771 - MSP430F677x1、MSP430F676x1 、MSP430F674x1 混合信号微处理器
  • SN74CBT16233 - 16 位 2 选 1 FET 多路复用器/多路解复用器
  • TPS40190 - 低引脚数同步降压 DC/DC 控制器
  • TMP75-Q1 - 具有 I2C/SMBus 接口的汽车类温度传感器,采用工业标准 LM75 尺寸和引脚
  • CD74HC423 - 具有复位功能的高速 CMOS 逻辑双路可重触发单稳多频振荡器
  • CDCLVD1216 - 低抖动 2 路输入可选 1:16 通用 LVDS 缓冲器
  • TPS2010A - 0.4A 2.7 至 5.5V 单路高侧 MOSFET 开关 IC,无故障报告,工作态低电平启用
  • TPS65194 - 用于 LCD 电视和监视器的 13 通道电平转换器
  • DRV777 - 7 位集成电机和中继驱动器
  • DS25BR150 - 3.125 Gbps LVDS 缓冲器
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购