TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> 74SSTUB32866A
74SSTUB32866A技术文档下载:
74SSTUB32866A技术文档产品手册下载
74SSTUB32866A - 产品图解:
http://www.ti.com/cn/lit/gpn/74sstub32866a
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - 74SSTUB32866A介绍
74SSTUB32866A - 25-Bit Configurable Registered Buffer w/Address-Parity Test

74SSTUB32866A是TI公司的一款DDR2寄存器产品,74SSTUB32866A是25-Bit Configurable Registered Buffer w/Address-Parity Test,本页介绍了74SSTUB32866A的产品说明、应用、特性等,并给出了与74SSTUB32866A相关的TI元器件型号供参考。

74SSTUB32866A - 25-Bit Configurable Registered Buffer w/Address-Parity Test - DDR2寄存器 - 存储器接口时钟和寄存器 - TI公司(Texas Instruments,德州仪器)

产品描述

This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the 1:1 pinout configuration, only one device per DIMM is required to drive nine SDRAM loads. In the 1:2 pinout configuration, two devices per DIMM are required to drive 18 SDRAM loads.

All inputs are SSTL_18, except the reset (RESET) and control (Cn) inputs, which are LVCMOS. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications, except the open-drain error (QERR) output.

The 74SSTUB32866A operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low.

The 74SSTUB32866A accepts a parity bit from the memory controller on the parity bit (PAR_IN) input, compares it with the data received on the DIMM-independent D-inputs (D2-D3, D5-D6, D8-D25 when C0 = 0 and C1 = 0; D2-D3, D5-D6, D8-D14 when C0 = 0 and C1 = 1; or D1-D6, D8-D13 when C0 = 1 and C1 = 1) and indicates whether a parity error has occurred on the open-drain QERR pin (active low). The convention is even parity; i.e., valid parity is defined as an even number of ones across the DIMM-independent data inputs, combined with the parity input bit. To calculate parity, all DIMM-independent data inputs must be tied to a known logic state.

When used as a single device, the C0 and C1 inputs are tied low. In this configuration, parity is checked on the PAR_IN input signal, which arrives one cycle after the input data to which it applies. Two clock cycles after the data are registered, the corresponding partial-parity-out (PPO) and QERR signals are generated.

When used in pairs, the C0 input of the first register is tied low, and the C0 input of the second register is tied high. The C1 input of both registers are tied high. Parity, which arrives one cycle after the data input to which it applies, is checked on the PAR_IN input signal of the first device. Two clock cycles after the data are registered, the corresponding PPO and QERR signals are generated on the second device. The PPO output of the first register is cascaded to the PAR_IN of the second 74SSTUB32866A. The QERR output of the first 74SSTUB32866A is left floating, and the valid error information is latched on the QERR output of the second 74SSTUB32866A.

If an error occurs and the QERR output is driven low, it stays latched low for a minimum of two clock cycles or until RESET is driven low. If two or more consecutive parity errors occur, the QERR output is driven low and latched low for a clock duration equal to the parity-error duration or until RESET is driven low. The DIMM-dependent signals (DCKE, DCS, DODT, and CSR) are not included in the parity-check computation.

The C0 input controls the pinout configuration of the 1:2 pinout from register-A configuration (when low) to register-B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low) to 14-bit 1:2 (when high). C0 and C1 should not be switched during normal operation. They should be hard-wired to a valid low or high level to configure the register in the desired mode. In the 25-bit 1:1 pinout configuration, the A6, D6, and H6 terminals are driven low and are do-not-use (DNU) pins.

In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CLK and CLK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is cleared, and the data outputs are driven low quickly, relative to the time required to disable the differential input receivers. However, when coming out of reset, the register becomes active quickly, relative to the time required to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the 74SSTUB32866A ensures that the outputs remain low, thus ensuring there will be no glitches on the output.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.

The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low, except QERR. The LVCMOS RESET and Cn inputs always must be held at a valid logic high or low level.

The device also supports low-power active operation by monitoring both system chip select (DCS and CSR) inputs and gates the Qn and PPO outputs from changing states when both DCS and CSR inputs are high. If either DCS or CSR input is low, the Qn and PPO outputs function normally. Also, if the internal low-power signal (LPS1) is high (one cycle after DCS and CSR go high), the device gates the QERR output from changing states. If LPS1 is low, the QERR output functions normally. The RESET input has priority over the DCS and CSR control and, when driven low, forces the Qn and PPO outputs low and forces the QERR output high. If the DCS control functionality is not desired, the CSR input can be hard-wired to ground, in which case the setup-time requirement for DCS is the same as for the other D data inputs. To control the low-power mode with DCS only, the CSR input should be pulled up to VCC through a pullup resistor.

The two VREF pins (A3 and T3) are connected together internally by approximately 150. However, it is necessary to connect only one of the two VREF pins to the external VREF power supply. An unused VREF pin should be terminated with a VREF coupling capacitor.

产品特性

  • Member of the Texas InstrumentsWidebus+™ Family
  • Pinout Optimizes DDR2 DIMM PCB Layout
  • Configurable as 25-Bit 1:1 or 14-Bit 1:2 Registered Buffer
  • Chip-Select Inputs Gate the Data Outputs from Changing State and Minimizes System Power Consumption
  • Output Edge-Control Circuitry Minimizes Switching Noise in an Unterminated Line
  • Supports SSTL_18 Data Inputs
  • Differential Clock (CLK and CLK) Inputs
  • Supports LVCMOS Switching Levels on the Control and RESET Inputs
  • Checks Parity on DIMM-Independent Data Inputs
  • Able to Cascade with a Second 74SSTUB32866A
  • RESET Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low, Except QERR

下面可能是您感兴趣的TI公司DDR2寄存器元器件
  • CD54HCT191 - 高速 CMOS 逻辑可预设的同步 4 位二进制加/减计数器
  • HD3SS460 - HD3SS460:4 x 6 通道·USB C 类交替模式 MUX
  • TPS650003 - 采用 2.25MHz 降压转换器且具有双路 LDO 和 SVS 的电源管理 IC (PMIC)
  • LM2599 - 具有多种特性的 SIMPLE SWITCHER 电源转换器 150 KHz 3A 降压电压稳压器
  • SN74CB3Q3257 - 4 位 2 选 1 FET 多路复用器/多路解复用器,2.5V/3.3V 低压高带宽总线开关
  • CD40103B-MIL - CMOS 8 级可预置 8 位二进制同步递减计数器
  • LP3905 - 面向低功耗手持式应用的电源 IC (PMIC)
  • CD4001UB-MIL - CMOS 四路 2 输入或非门
  • TRS3253E - 具有逻辑侧独立电源引脚的 RS-232 收发器
  • TPS54356-EP - TPS54352-EP, TPS54353-EP, TPS54354-EP, TPS54355-EP, TPS54356-EP, TPS54357-EP
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购