TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> LMK04805
LMK04805技术文档下载:
LMK04805技术文档产品手册下载
LMK04805 - 产品图解:
LMK04805-具有双级联 PLL 和集成 2.2 GHz VCO 的低噪声时钟抖动消除器
LMK04805-双/级联PLL-时钟抖动消除器-时钟与计时
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - LMK04805介绍
LMK04805 - 具有双级联 PLL 和集成 2.2 GHz VCO 的低噪声时钟抖动消除器

LMK04805是TI公司的一款双/级联PLL产品,LMK04805是具有双级联 PLL 和集成 2.2 GHz VCO 的低噪声时钟抖动消除器,本页介绍了LMK04805的产品说明、应用、特性等,并给出了与LMK04805相关的TI元器件型号供参考。

LMK04805 - 具有双级联 PLL 和集成 2.2 GHz VCO 的低噪声时钟抖动消除器 - 双/级联PLL - 时钟抖动消除器 - TI公司(Texas Instruments,德州仪器)

产品特性
  • Ultra-Low RMS Jitter Performance
    • 111 fs RMS Jitter (12 kHz to 20 MHz)
    • 123 fs RMS Jitter (100 Hz to 20 MHz)
  • Dual Loop PLLatinum™ PLL Architecture
  • PLL1
    • Integrated Low-Noise Crystal Oscillator Circuit
    • Holdover Mode when Input Clocks are Lost
    • Automatic or Manual Triggering/Recovery
  • PLL2
    • Normalized PLL Noise Floor of –227 dBc/Hz
    • Phase Detector Rate up to 155 MHz
    • OSCin Frequency-Doubler
    • Integrated Low-Noise VCO
  • 2 Redundant Input Clocks with LOS
    • Automatic and Manual Switch-Over Modes
  • 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd)
  • 12 LVPECL, LVDS, or LVCMOS Programmable Outputs
  • Digital Delay: Fixed or Dynamically Adjustable
  • 25 ps Step Analog Delay Control.
  • 14 Differential Outputs. Up to 26 Single Ended.
    • Up to 6 VCXO/Crystal Buffered Outputs
  • Clock Rates of up to 1536 MHz
  • 0-Delay Mode
  • Three Default Clock Outputs at Power Up
  • Multi-Mode: Dual PLL, Single PLL, and Clock Distribution
  • Industrial Temperature Range: –40 to 85°C
  • 3.15-V to 3.45-V Operation
  • 2 Dedicated Buffered/Divided OSCin Clocks
  • Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)
2 Applications
  • Data Converter Clocking
  • Wireless Infrastructure
  • Networking, SONET/SDH, DSLAM
  • Medical / Video / Military / Aerospace
  • Test and Measurement
产品说明

The LMK0480x family is the industry's highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum™ architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.

The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.

Device Information
PART NUMBERVCO FREQUENCYREFERENCE INPUTS
LMK048031840 to 2030 MHz2
LMK048052148 to 2370 MHz
LMK048062370 to 2600 MHz
LMK048082750 to 3072 MHz
下面可能是您感兴趣的TI公司双/级联PLL元器件
  • TS5N412 - 4 位 2 选 1 FET 多路复用器/多路解复用器高带宽总线开关
  • TPS62745 - 针对低功率无线应用的双节超低 Iq 降压转换器
  • LM27965 - 具有 I2C 兼容亮度控制的双路显示白光 LED 驱动器
  • CD74HCT02 - 高速 CMOS 逻辑四路 2 输入或非门
  • CD4011B-MIL - CMOS 四路 2 输入与非门
  • LM5010 - 1A 宽输入电压降压开关稳压器
  • ADS4128 - 12 位 200MSPS 超低功耗 ADC
  • ADS8472 - ADC
  • DS26F31M - Quad High Speed Differential Line Drivers
  • UC385-1 - 快速瞬态响应 5A 低压降稳压器
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购