TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> SN65LVDS310
SN65LVDS310技术文档下载:
SN65LVDS310技术文档产品手册下载
SN65LVDS310 - 产品图解:
http://www.ti.com/cn/lit/gpn/sn65lvds310
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - SN65LVDS310介绍
SN65LVDS310 - QVGA-HVGA 27 位显示屏串行接口接收器

SN65LVDS310是TI公司的一款FlatLink3G产品,SN65LVDS310是QVGA-HVGA 27 位显示屏串行接口接收器,本页介绍了SN65LVDS310的产品说明、应用、特性等,并给出了与SN65LVDS310相关的TI元器件型号供参考。

SN65LVDS310 - QVGA-HVGA 27 位显示屏串行接口接收器 - FlatLink3G - 显示和成像串行器/解串器 - TI公司(Texas Instruments,德州仪器)

产品描述

The SN65LVDS310 receiver deserializes FlatLink 3G-compliant serial input data to 27 parallel data outputs. The SN65LVDS310 receiver contains one shift register to load 30 bits from one serial input and latches the 24 pixel bits and 3 control bits out to the parallel CMOS outputs after checking the parity bit. If a parity error is detected, the data output bus disregards the newly received pixel. Instead, the last data word is held on the output bus for another clock cycle.

The serial data and clock are received via sub-low-voltage differential signalling (SubLVDS) lines. The SN65LVDS310 supports three operating power modes (shutdown, standby, and active) to conserve power.

When receiving, the PLL locks to the incoming clock, CLK, and generates an internal high-speed clock at the line rate of the data lines. The data is serially loaded into a shift register using the internal high-speed clock. The deserialized data is presented on the parallel output bus with a recreation of the pixel clock, PCLK, generated from the internal high-speed clock. If no input CLK signal is present, the output bus is held static with PCLK and DE held low, while all other parallel outputs are pulled high.

The F/S conrol input selects between a slow CMOS bus output rise time for best EMI and power consumption and a fast CMOS output for increased speed or higher-load designs.

The RXEN input can be used to put the SN65LVDS310 in a shutdown mode. The SN65LVDS310 enters an active standby mode if the common mode voltage of the CLK input becomes shifted to VDDLVDS (e.g., transmitter releases CLK output into high-impedance). This minimizes power consumption without the need of switching an external control pin. The SN65LVDS310 is characterized for operation over ambient air temperatures of –40°C to 85°C. All CMOS and SubLVDS signals are 2-V tolerant with VDD = 0 V. This feature allows powering up I/Os before VDD is stabilized.

产品特性

  • Serial Interface Technology
  • Compatible With FlatLink 3G Transmitters (E.g., SN65LVDS305 or SN65LVDS307)
  • Supports Video Interfaces up to 24-Bit RGB Data and 3 Control Bits Received Over One SubLVDS Differential Data Line
  • SubLVDS Differential Voltage Levels
  • Up to 405-Mbps Data Throughput
  • Three Operating Modes to Conserve Power
    • Active mode QVGA: 17 mW
    • Typical Shutdown: 0.7 µW
    • Typical Standby Mode: 67 µW Typical
  • ESD Rating > 4 kV (HBM)
  • Pixel-Clock Range of 4 MHz – 15 MHz
  • Failsafe on All CMOS Inputs
  • Packaged in 4-mm × 4-mm MicroStar Junior™µBGA With 0,5-mm Ball Pitch
  • Very Low EMI
  • APPLICATIONS
    • Small Low-Emission Interface Between Graphics Controller and LCD Display
    • Mobile Phones and Smart Phones
    • Portable Multimedia Players

FlatLink, MicroStar Junior are trademarks of Texas Instruments. µBGA is a registered trademark of Tessera, Inc.

下面可能是您感兴趣的TI公司FlatLink3G元器件
  • SN74V215 - 512 x 18 同步 FIFO 存储器
  • TPS62672 - 500mA、6MHz 高效降压转换器,Vout=1.5V
  • MSP430F67681A - MSP430F677x1A、MSP430F677x 1A、MSP430F677x1A 混合信号微控制器
  • TRF37C75 - TRF37C75 40 到 4000 MHz 18dB RF 增益块
  • UCC27538 - 栅极驱动器
  • TPIC6259 - 8 位可寻址锁存器
  • TMP708 - 采用 SOT-23 封装的电阻可编程温度开关。30C 或 10C 滞后选项
  • TCA9617B - TCA9617B 电平转换 I2C 总线中继器
  • LM20146 - 6A,可调节频率同步降压稳压器
  • SN54ALS574B - 具有三态输出的八路 D 类边沿触发器
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购