TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> SN74SSTVF16857
SN74SSTVF16857技术文档下载:
SN74SSTVF16857技术文档产品手册下载
SN74SSTVF16857 - 产品图解:
SN74SSTVF16857-具有 SSTL_2 输入和输出的 14 位寄存缓冲器
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - SN74SSTVF16857介绍
SN74SSTVF16857 - 具有 SSTL_2 输入和输出的 14 位寄存缓冲器

SN74SSTVF16857是TI公司的一款DDR寄存器产品,SN74SSTVF16857是具有 SSTL_2 输入和输出的 14 位寄存缓冲器,本页介绍了SN74SSTVF16857的产品说明、应用、特性等,并给出了与SN74SSTVF16857相关的TI元器件型号供参考。

SN74SSTVF16857 - 具有 SSTL_2 输入和输出的 14 位寄存缓冲器 - DDR寄存器 - 存储器接口时钟和寄存器 - TI公司(Texas Instruments,德州仪器)

产品描述

This 14-bit registered buffer is designed for 2.3-V to 2.7-V VCC operation.

All inputs are SSTL_2, except the LVCMOS reset (RESET)\ input. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_2 Class I specifications.

The SN74SSTVF16857 operates from a differential clock (CLK and CLK\). Data are registered at the crossing of CLK going high and CLK\ going low.

The device supports low-power standby operation. When RESET\ is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET\ is low, all registers are reset, and all outputs are forced low. The LVCMOS RESET\ input always must be held at a valid logic high or low level.

To ensure defined outputs from the register before a stable clock has been supplied, RESET\ must be held in the low state during power up.

产品特性

  • Member of the Texas Instruments Widebus™ Family
  • Operates at 2.3 V to 2.7 V for PC1600, PC2100, and PC2700; 2.5 V to 2.7 V for PC3200
  • Pinout and Functionality Compatible With JEDEC Standard SSTV16857
  • 600 ps Faster (Simultaneous Switching) Than JEDEC Standard SSTV16857 in PC2700 DIMM Applications
  • Output Edge-Control Circuitry Minimizes Switching Noise in Unterminated DIMM Load
  • Outputs Meet SSTL_2 Class I Specifications
  • Supports SSTL_2 Data Inputs
  • Differential Clock (CLK and CLK\) Inputs
  • Supports LVCMOS Switching Levels on the RESET\ Input
  • RESET\ Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low
  • Flow-Through Architecture Optimizes PCB Layout
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)

Widebus is a trademark of Texas Instruments.

下面可能是您感兴趣的TI公司DDR寄存器元器件
  • TDC1011 - TDC1011 用于液位感测、流量感测的超声波感测模拟前端 (AFE)
  • CD74HC4060 - 带振荡器的高速 CMOS 逻辑 14 级二进制计数器
  • CSD19531Q5A - 100V 10mm2 SON5x6,CSD19531Q5A
  • SN54LS273 - 具有清零功能的八路 D 类触发器
  • SN74AC00 - 四路 2 输入正与非门
  • DS89C21 - 差动 CMOS 线路驱动器和接收器对
  • TPL0501-100 - 具有 SPI 接口的 256 抽头 100k 单通道分压器
  • TPS65011 - 采用 QFN-48 封装的多通道 1 节锂离子电池 PMIC:USB/AC 充电器、2 个 DC/DC、2 个 LDO 以及 I2C 接口
  • UC3845AM - 电流模式 PWM 控制器
  • MSP430F5229 - 超低功耗 1.8V 分轨 I/O
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购