TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> TMS320DM6433
TMS320DM6433技术文档下载:
TMS320DM6433技术文档产品手册下载
TMS320DM6433 - 产品图解:
TMS320DM6433-TMS320DM6433 数字媒体处理器
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - TMS320DM6433介绍
TMS320DM6433 - TMS320DM6433 数字媒体处理器

TMS320DM6433是TI公司的一款媒体处理器产品,TMS320DM6433是TMS320DM6433 数字媒体处理器,本页介绍了TMS320DM6433的产品说明、应用、特性等,并给出了与TMS320DM6433相关的TI元器件型号供参考。

TMS320DM6433 - TMS320DM6433 数字媒体处理器 - 媒体处理器 - 数字信号处理器 - TI公司(Texas Instruments,德州仪器)

产品描述

The TMS320C64x+™ DSPs (including the TMS320DM6433 device) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The DM6433 device is based on the third-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x+™ devices are upward code-compatible from previous devices that are part of the C6000™ DSP platform. The C64x™ DSPs support added functionality and have an expanded instruction set from previous devices.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 4800 million instructions per second (MIPS) at a clock rate of 600 MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units-two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4800 MMACS. For more details on the C64x+ DSP, see the TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (literature number SPRU732).

The DM6433 also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The DM6433 core uses a two-level cache-based architecture. The Level 1 program memory/cache (L1P) consists of a 256K-bit memory space that can be configured as mapped memory or direct mapped cache, and the Level 1 data (L1D) consists of a 640K-bit memory space-384K-bit of which is mapped memory and 256K-bit of which can be configured as mapped memory or 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 1M-bit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The peripheral set includes: 1 configurable video port; a 10/100 Mb/s Ethernet MAC (EMAC) with a management data input/output (MDIO) module; a 4-bit transmit, 4-bit receive VLYNQ interface; an inter-integrated circuit (I2C) Bus interface; a multichannel buffered serial port (McBSP0); a multichannel audio serial port (McASP0) with 4 serializers; 2 64-bit general-purpose timers each configurable as 2 independent 32-bit timers; 1 64-bit watchdog timer; a user-configurable 16-bit host-port interface (HPI); up to 111-pins of general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; a UART with hardware handshaking support; 3 pulse width modulator (PWM) peripherals; 1 peripheral component interconnect (PCI) [33 MHz]; and 2 glueless external memory interfaces: an asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher speed synchronous memory interface for DDR2.

The DM6433 device includes a Video Processing Subsystem (VPSS) with a Video Processing Back-End (VPBE) output.

The Video Processing Back-End (VPBE) is comprised of an On-Screen Display Engine (OSD) and a Video Encoder (VENC). The OSD engine is capable of handling 2 separate video windows and 2 separate OSD windows. Other configurations include 2 video windows, 1 OSD window, and 1 attribute window allowing up to 8 levels of alpha blending. The VENC provides four analog DACs that run at 54 MHz, providing a means for composite NTSC/PAL video, S-Video, and/or Component video output. The VENC also provides up to 24 bits of digital output to interface to RGB888 devices. The digital output is capable of 8/16-bit BT.656 output and/or CCIR.601 with separate horizontal and vertical syncs.

The Resizer accepts image data for separate horizontal and vertical resizing from 1/4x to 4x in increments of 256/N, where N is between 64 and 1024.

The Ethernet Media Access Controller (EMAC) provides an efficient interface between the DM6433 and the network. The DM6433 EMAC support both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex mode, with hardware flow control and quality of service (QOS) support.

The Management Data Input/Output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system.

The I2C and VLYNQ ports allow DM6433 to easily control peripheral devices and/or communicate with host processors.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The DM6433 has a complete set of development tools. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code

产品特性

  • Get started today with production-ready, easy-to-use audio and video codecs for digital media processors based on DaVinci™ technology. Also available are various O/S Board Support Packages and software updates. All codecs are available for FREE evaluation. REQUEST FREE SOFTWARE!
  • High-Performance Digital Media Processor (DM6433)
    • 2.5-, 2-, 1.67, 1.51-, 1.43-ns Instruction Cycle Time
    • 400-, 500-, 600-, 660-, 700-MHz C64x+™ Clock Rate
    • Eight 32-Bit C64x+ Instructions/Cycle
    • 3200, 4000, 4800, 5280, 5600 MIPS
    • Fully Software-Compatible With C64x
    • Commercial and Automotive (Q or S suffix) Grades
    • Low-Power Device (L suffix)
  • VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+™ DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2 Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 × 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 × 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+™ Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection and Program Redirection
      • Hardware Support for Modulo Loop Auto-Focus Module Operation
    • C64x+ Instruction Set Features
      • Byte-Addressable (8-/16-/32-/64-Bit Data)
      • 8-Bit Overflow Protection
      • Bit-Field Extract, Set, Clear
      • Normalization, Saturation, Bit-Counting
      • VelociTI.2 Increased Orthogonality
      • C64x+ Extensions
        • Compact 16-bit Instructions
        • Additional Instructions to Support Complex Multiplies
    • C64x+ L1/L2 Memory Architecture
      • 256K-Bit (32K-Byte) L1P Program RAM/Cache [Flexible Allocation]
      • 640K-Bit (80K-Byte) L1D Data RAM/Cache [Flexible Allocation]
      • 1M-Bit (128K-Byte) L2 Unified Mapped RAM/Cache [Flexible Allocation]
    • Supports Little Endian Mode Only
    • Video Processing Subsystem (VPSS)
      • Front End Provides (Resizer Only):
        • Resize Images From 1/4× to 4×
        • Separate Horizontal and Vertical Control
      • Back End Provides:
        • Hardware On-Screen Display (OSD)
        • Four 54-MHz DACs for a Combination of
          • Composite NTSC/PAL Video
          • Luma/Chroma Separate Video (S-video)
          • Component (YPbPr or RGB) Video (Progressive)
        • Digital Output
          • 8-/16-bit YUV or up to 24-Bit RGB
          • HD Resolution
          • Up to 2 Video Windows
    • External Memory Interfaces (EMIFs)
      • 32-Bit DDR2 SDRAM Memory Controller With 256M-Byte Address Space (1.8-V I/O)
        • Supports up to 333-MHz (data rate) bus and interfaces to DDR2-400 SDRAM
      • Asynchronous 8-Bit Wide EMIF (EMIFA) With up to 64M-Byte Address Reach
        • Flash Memory Interfaces
          • NOR (8-Bit-Wide Data)
          • NAND (8-Bit-Wide Data)
    • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
    • Two 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
    • One 64-Bit Watch Dog Timer
    • One UART With RTS and CTS Flow Control
    • Master/Slave Inter-Integrated Circuit (I2C Bus™)
    • One Multichannel Buffered Serial Port (McBSP0)
      • I2S and TDM
      • AC97 Audio Codec Interface
      • SPI
      • Standard Voice Codec Interface (AIC12)
      • Telecom Interfaces - ST-Bus, H-100
      • 128 Channel Mode
    • Multichannel Audio Serial Port (McASP0)
      • Four Serializers and SPDIF (DIT) Mode
    • 16-Bit Host-Port Interface (HPI)
    • 32-Bit 33-MHz, 3.3-V Peripheral Component Interconnect (PCI) Master/Slave Interface
    • 10/100 Mb/s Ethernet MAC (EMAC)
      • IEEE 802.3 Compliant
      • Supports Media Independent Interface (MII)
      • Management Data I/O (MDIO) Module
    • VLYNQ™ Interface (FPGA Interface)
    • Three Pulse Width Modulator (PWM) Outputs
    • On-Chip ROM Bootloader
    • Individual Power-Savings Modes
    • Flexible PLL Clock Generators
    • IEEE-1149.1 (JTAG™) Boundary-Scan-Compatible
    • Up to 111 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
    • Packages:
      • 361-Pin Pb-Free PBGA Package (ZWT Suffix), 0.8-mm Ball Pitch
      • 376-Pin Plastic BGA Package (ZDU Suffix), 1.0-mm Ball Pitch
    • 0.09-µm/6-Level Cu Metal Process (CMOS)
    • 3.3-V and 1.8-V I/O, 1.2-V Internal (-7/-6/-5/-4/-L/-Q6/-5Q/-4Q)
    • 3.3-V and 1.8-V I/O, 1.05-V Internal (-7/-6/-5/-4/-L/-Q5)
    • Applications:
      • Digital Media
      • Networked Media Decode

All trademarks are the property of their respective owners.

下面可能是您感兴趣的TI公司媒体处理器元器件
  • TPS563210 - 具有高级 Eco-mode?、PG 和 SS 的 4.5V 至 17V 输入,3A 同步降压转换器
  • UCC28700-Q1 - 紧凑型一次侧稳压 PWM 控制器,具有汽车级
  • TLC5924 - 具有点校正功能和预充电 FET 的 16 通道 LED 驱动器
  • SN74LVC8T245-EP - 增强型产品 8 位双电源总线收发器, 具有可配置电压转换和三态输出
  • TPS54383 - 具有内部补偿的 4.5V 至 28V 输入、双路 3A 输出、300kHz 降压转换器
  • TPS731 - 具有反向电流保护的无电容、NMOS、150mA 低压降稳压器
  • BQ51221 - bq51221
  • DRV8818 - 具有片上 1/8 微步进分度器的 2.5A 双极步进电机驱动器(Step/Dir 控制器)
  • LMZ14203H - 3A SIMPLE SWITCHER® Power Module with 42V Maximum Input
  • TPS5410 - 2A 宽输入范围步降 Swift(TM) 转换器
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购