TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> CDCV857BI
CDCV857BI技术文档下载:
CDCV857BI技术文档产品手册下载
CDCV857BI - 产品图解:
CDCV857BI-CDCV857B、CDCV857BI:2.5V 锁相环时钟驱动器
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - CDCV857BI介绍
CDCV857BI - CDCV857B、CDCV857BI:2.5V 锁相环时钟驱动器

CDCV857BI是TI公司的一款无产品,CDCV857BI是CDCV857B、CDCV857BI:2.5V 锁相环时钟驱动器,本页介绍了CDCV857BI的产品说明、应用、特性等,并给出了与CDCV857BI相关的TI元器件型号供参考。

CDCV857BI - CDCV857B、CDCV857BI:2.5V 锁相环时钟驱动器 - 无 - 零延迟缓冲器 - TI公司(Texas Instruments,德州仪器)

产品描述

The CDCV857B is a high-performance, low-skew, low-jitter zero delay buffer that distributes a differential clock input pair (CLK, CLK) to 10 differential pairs of clock outputs (Y[0:9], Y[0:9]) and one differential pair of feedback clock outputs (FBOUT, FBOUT). The clock outputs are controlled by the clock inputs (CLK, CLK), the feedback clocks (FBIN, FBIN), and the analog power input (AVDD). When PWRDWN is high, theoutputs switch in phase and frequency with CLK. When PWRDWN is low, all outputs are disabled to a high-impedance state (3-state) and the PLL is shut down (low-power mode). The device also enters this low-power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency detection circuit detects the low frequency condition and, after applying a >20-MHz input signal, this detection circuit turns the PLL on and enables the outputs.

When AVDD is strapped low, the PLL is turned off and bypassed for test purposes. The CDCV857B is also able to track spread spectrum clocking for reduced EMI.

Since the CDCV857B is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCV857B is characterized for both commercial and industrial temperature ranges.

产品特性

  • Phase-Lock Loop Clock Driver for Double Data-Rate Synchronous DRAM Applications
  • Spread Spectrum Clock Compatible
  • Operating Frequency: 60 MHz to 200 MHz
  • Low Jitter (cycle-cycle): ±50 ps
  • Low Static Phase Offset: ±50 ps
  • Low Jitter (Period): ±35 ps
  • Distributes One Differential Clock Input to 10 Differential Outputs
  • Enters Low-Power Mode When No CLK Input Signal Is Applied or PWRDWN Is Low
  • Operates From Dual 2.5-V Supplies
  • Available in a 48-Pin TSSOP Package or 56-Ball MicroStar Junior™ BGA Package
  • Consumes < 100-µA Quiescent Current
  • External Feedback Pins (FBIN, FBIN) Are Used to Synchronize the Outputs to the Input Clocks
  • Meets/Exceeds the Latest DDR JEDEC Spec JESD82.1

下面可能是您感兴趣的TI公司无元器件
  • CD74HCT157 - 高速 CMOS 逻辑四路 2 输入多路复用器
  • TS3USB221 - 具有单使能端的高速 USB 2.0 (480Mbps) 1:2 多路复用器/多路解复用器开关
  • SM74104 - High Voltage Half-Bridge Gate Driver with Adaptive Delay
  • TPS59650 - 双通道(3 相 CPU / 2 相 GPU)SVID,D-CAP+TM 降压控制器,适用于
  • TMS320VC5510A - 定点数字信号处理器
  • UC2853A - 高功率因数前置稳压器
  • TPS43330-Q1 - 汽车类低 Iq、单路升压、双路同步降压控制器电源管理 IC (PMIC)
  • LM20134 - 汽车级可选且带输入同步的 2.95-5.5V、4A、电流模式同步降压稳压器
  • SN74V3680 - 16384 x 36 同步 FIFO 存储器
  • TPS75318-EP - 增强型产品快速瞬态响应 1.5A 低压降稳压器
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购