TI,TI公司,TI代理商
TI(德州仪器)| TI产品型号搜索
专营TI元器件,强大的现货交付能力,解决您的采购难题
全流程提供TI现货供应链服务
当前位置:TI公司 > > TI芯片 >> CDC586
CDC586技术文档下载:
CDC586技术文档产品手册下载
CDC586 - 产品图解:
None
承诺原装正品
专营TI,真正优化您的供应链
TI产品 - CDC586介绍
CDC586 - 具有 1/2x、1x 及 2x 频率选项的 3.3V PLL 时钟驱动器

CDC586是TI公司的一款无产品,CDC586是具有 1/2x、1x 及 2x 频率选项的 3.3V PLL 时钟驱动器,本页介绍了CDC586的产品说明、应用、特性等,并给出了与CDC586相关的TI元器件型号供参考。

CDC586 - 具有 1/2x、1x 及 2x 频率选项的 3.3V PLL 时钟驱动器 - 无 - 零延迟缓冲器 - TI公司(Texas Instruments,德州仪器)

产品描述

The CDC586 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. It is specifically designed for use with popular microprocessors operating at speeds from 50 MHz to 100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. The CDC586 operates at 3.3-V VCC and is designed to drive a properly terminated 50- transmission line.

The feedback input (FBIN) is used to synchronize the output clocks in frequency and phase to CLKIN. One of the twelve output clocks must be fed back to FBIN for the PLL to maintain synchronization between the CLKIN input and the outputs. The output used as the feedback pin is synchronized to the same frequency as the CLKIN input.

The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. Select inputs (SEL1, SEL0) configure up to nine Y outputs, in banks of three, to operate at one-half or double the CLKIN frequency, depending on which pin is fed back to FBIN (see Tables 1 and 2). All output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLKIN.

Output-enable (OE\) is provided for output control. When OE\ is high, the outputs are in the high-impedance state. When OE\ is low, the outputs are active. TEST is used for factory testing of the device and can be used to bypass the PLL. TEST should be strapped to GND for normal operation.

Unlike many products containing PLLs, the CDC586 does not require external RC networks. The loop filter for the PLL is included on chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC586 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN, as well as following any changes to the PLL reference or feedback signals. Such changes occur upon change of the select inputs, upon enabling of the PLL via TEST, and upon enable of all outputs via OE\.

The CDC586 is characterized for operation from 0°C to 70°C.

产品特性

  • Low Output Skew for Clock-Distribution and Clock-Generation Applications
  • Operates at 3.3-V VCC
  • Distributes One Clock Input to Twelve Outputs
  • Two Select Inputs Configure Up to Nine Outputs to Operate at One-Half or Double the Input Frequency
  • No External RC Network Required
  • External Feedback Pin (FBIN) Is Used to Synchronize the Outputs to the Clock Input
  • Application for Synchronous DRAM, High-Speed Microprocessor
  • TTL-Compatible Inputs and Outputs
  • Outputs Drive Parallel 50- Terminated Transmission Lines
  • State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation
  • Distributed VCC and Ground Pins Reduce Switching Noise
  • Packaged in 52-Pin Thin Quad Flat Package

EPIC-IIB is a trademark of Texas Instruments Incorporated.

下面可能是您感兴趣的TI公司无元器件
  • CD54HCT273 - 具有复位功能的高速 CMOS 逻辑八路 D 类触发器
  • CD74HC237 - 具有地址锁存器的高速 CMOS 逻辑 3 至 8 线路解码器/多路解复用器
  • PCA9544A - 具有中断逻辑的 4 通道 I2C 和 SMBus 多路复用器
  • MSP430F5509 - 混合信号微处理器
  • TPS7A6050-Q1 - 具有超低静态电流的汽车类 300mA 40V 低压降稳压器
  • CD74AC238 - 3 线至 8 线同向解码器/多路解复用器
  • SN54ABT573 - 具有三态输出的八路透明 D 类锁存器
  • PCM4104 - 118dB SNR 4 通道音频 DAC
  • TMS320F28066 - Piccolo 微处理器
  • CDCLVC1310 - 通用输入、10 输出低阻抗 LVCMOS 缓冲器
  • 节约时间成本,提高采购效率,TI官网授权代理
    TI公司|TI德州仪器|德州仪器TI公司代理商|TI芯片代理商
    TI公司产品现货专家,订购TI公司产品不限最低起订量,TI产品大陆现货即时发货,香港库存3-5天发货,海外库存7-10天发货
    寻找全球TI代理商现货货源 - TI公司(德州仪器)电子元件在线订购